## **GUJARAT TECHNOLOGICAL UNIVERSITY**

## MCA - SEMESTER-V • EXAMINATION - WINTER 2017

| Su          | bject                            | Code:650012 Date:30/11/202                                                                                         | 17        |
|-------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------|
| Su          | bject                            | Name: Software Development for Embedded Systems                                                                    |           |
|             | Time:10:30AM - 01:00 PM Total Ma |                                                                                                                    | <b>70</b> |
| Ins         | tructio                          | ons:                                                                                                               |           |
|             | 1.                               | Attempt all questions.                                                                                             |           |
|             | 2.                               | ·                                                                                                                  |           |
|             | 3.                               | Figures to the right indicate full marks.                                                                          |           |
| Q.1         | (a)                              | Explain the following terms                                                                                        | 07        |
| <b>C</b>    | (4)                              | 1. Mythical man-month                                                                                              | 0.        |
|             |                                  | 2. Market Window                                                                                                   |           |
|             |                                  | 3. NRE Cost                                                                                                        |           |
|             |                                  | 4. Design Gap                                                                                                      |           |
|             |                                  | 5. UART                                                                                                            |           |
|             |                                  | 6. Renaissance engineer                                                                                            |           |
|             |                                  | 7. Watchdog timer                                                                                                  |           |
|             | <b>(b)</b>                       | What is an embedded system? Why is it so hard to define?                                                           | <b>07</b> |
| Q.2         | (a)                              | Explain Requirement Specification for Digital Camera also draw the block                                           | <b>07</b> |
|             |                                  | diagram for digital Camera                                                                                         |           |
|             | <b>(b)</b>                       |                                                                                                                    | <b>07</b> |
|             |                                  | using each of the three different processor technologies?                                                          |           |
|             | <b>a</b> \                       | OR                                                                                                                 |           |
|             |                                  | Sketch the internal design of a $4 \times 3$ RAM.                                                                  |           |
| Q.3         | (a)                              | For a particular product, you determine the NRE cost and unit cost to be the                                       | <b>07</b> |
|             |                                  | following for the three listed IC technologies: FPGA: (\$10,000, \$50); ASIC:                                      |           |
|             |                                  | \$50,000, \$10); VLSI: (\$200,000, \$5). Determine precise volumes for which                                       |           |
|             | <b>(b)</b>                       | each technology yields the lowest total cost.                                                                      | 07        |
|             | <b>(b)</b>                       | List and define the three main IC technologies. What are the benefits of using                                     | <b>07</b> |
| Q.4         | (a)                              | each of the three different IC technologies?  Briefly define each of the following: mask-programmed EPROM, EEPROM, | 07        |
| <b>V.</b> T | (a)                              | flash EEPROM, SRAM, DRAM, PSRAM, and NVRAM.                                                                        | 07        |
|             | <b>(b)</b>                       | Write short note on tool chain for building embedded software.                                                     | 07        |
|             | (6)                              | OR                                                                                                                 | 07        |
|             | <b>(b)</b>                       | Explain the Cache and cache mapping techniques.                                                                    | 07        |
| Q.5         | (a)                              | Short note on DMA for Microprocessor interfacing.                                                                  | 07        |
|             | <b>(b)</b>                       | Compose 1Kx 8 ROMs into a 1K× 32 ROM.                                                                              | <b>07</b> |
|             | . ,                              | OR                                                                                                                 |           |
| Q.5         | (a)                              | Discuss the advantages and disadvantages of using memory-mapped I/O versus                                         | <b>07</b> |
|             |                                  | standard I/O.                                                                                                      |           |
|             | <b>(b)</b>                       | Write short note on tool chain for building embedded software.                                                     | <b>07</b> |
|             |                                  |                                                                                                                    |           |

\*\*\*\*\*\*